Intel Patents

Advertisement
Intel Corporation designs and manufactures microprocessors and chipsets for computing and communications equipment manufacturers. Its products may be found in desktops, servers, tablets, smartphones and other devices.
Intel Patents by Type
- Intel Patents Granted: Intel patents that have been granted by the United States Patent and Trademark Office (USPTO).
- Intel Patent Applications: Intel patent applications that are pending before the United States Patent and Trademark Office (USPTO).
-
Publication number: 20170105227Abstract: Embodiments of a User Equipment (UE) arranged for transmitting packets in a cellular network are disclosed herein. The UE can generate a first packet having a first packet classification information and a second packet having a second packet classification information. The first packet classification information can be associated with a different quality of service (QoS) requirement than the second packet classification information. The UE, using a packet filter, can determine, based on the first packet classification information, a first traffic flow from a plurality of traffic flows in a traffic flow template (TFT) for transmitting the first packet. Additionally, the UE can determine, based on the second packet classification information, a second traffic flow from the plurality of traffic flows for transmitting the second packet. Subsequently, the UE send the first packet to the first traffic flow and the second packet to the second traffic flow.Type: ApplicationFiled: June 26, 2015Publication date: April 13, 2017Applicant: Intel IP CorporationInventors: Ana Lucia Pinheiro, Marta Martinez Tarradell, Richard C. Burbidge
-
Publication number: 20170105238Abstract: Disclosed herein are connection management techniques for wireless docking. According to various such techniques, a wireless docking station may be arranged to implement an auto-connect mode setting that defines whether mobile clients are permitted to automatically connect to the wireless docking station, and may be arranged to implement a persistent pairing setting that defines whether authentication certificates may be reused. In some embodiments, the wireless docking station may be configured to advertise the auto-connect mode setting and the persistent pairing setting in auto-connect capability information elements (IEs) that it includes in probe requests and/or probe responses. The embodiments are not limited in this context.Type: ApplicationFiled: October 1, 2016Publication date: April 13, 2017Applicant: INTEL CORPORATIONInventors: Michael Glik, Paz Pentelka, Elad Levy, Tal Davidson
-
Publication number: 20170104069Abstract: Embodiments of an apparatus and methods for providing three-dimensional complementary metal oxide semiconductor devices comprising modulation doped transistors are generally described herein. Other embodiments may be described and claimed, which may include forming a modulation doped heterostructure, comprising forming an active portion having a first bandgap and forming a delta doped portion having a second bandgap.Type: ApplicationFiled: December 17, 2016Publication date: April 13, 2017Applicant: Intel CorporationInventors: Ravi Pillarisetty, Mantu Hudait, Marko Radosavljevic, Willy Rachmady, Gilbert Dewey, Jack Kavalieros
-
Publication number: 20170103036Abstract: In one example a sensor module comprises at least one sensor and a controller communicatively coupled to the at least one sensor by a communication bus, the controller comprising logic, at least partially including hardware logic, configured to generate a signal to configure the at least one sensor in a notify power state mode and place the signal on a communication bus coupled to the at least one sensor. Other examples may be described.Type: ApplicationFiled: June 4, 2015Publication date: April 13, 2017Applicant: Intel CorporationInventors: Sundar Iyer, Rajasekaran Andiappan, Ajaya V. Durg, Kenneth P. Foust, Bruce L. Fleming
-
Publication number: 20170103795Abstract: Examples are disclosed for probabilistic dynamic random access memory (DRAM) row repair. In some examples, using a row hammer limit for DRAM and a maximum activation rate for the DRAM a probabilistic row hammer detection value may be determined. The probabilistic row hammer detection value may then be used such that a probability is acceptably low that a given activation to an aggressor row of the DRAM causes the row hammer limit to be exceeded before a scheduled row refresh is performed on one or more victim rows associated with the aggressor row. Other examples are described and claimed.Type: ApplicationFiled: September 19, 2016Publication date: April 13, 2017Applicant: Intel CorporationInventors: John H. Crawford, Brian S. Morris, Sreenivas Mandava, Raj K. Ramanujan
-
Publication number: 20170102787Abstract: In one example an application processor comprises a memory and a virtual sensor hub coupled to the memory and comprising a plurality of sensor drivers and a sensor fusion driver communicatively coupled to the plurality of sensor drivers, wherein the sensor fusion driver receives inputs from the plurality of sensor drivers and processes the data to generate sensor data. Other examples may be described.Type: ApplicationFiled: June 28, 2014Publication date: April 13, 2017Applicant: Intel CorporationInventors: Jixing Gu, Jingyu Chen, Liang Lv, Guangyu Ren, Bin Zhou, Hock Yin Law
-
Publication number: 20170104554Abstract: Techniques to perform forward error correction for an electrical backplane are described.Type: ApplicationFiled: November 23, 2016Publication date: April 13, 2017Applicant: Intel CorporationInventors: Ilango S. Ganga, Luke Chang, Andrey Belogolovy, Andrei Ovchinnikov
-
Patent number: 9618749Abstract: Technologies for mitigating a physiological condition include a wearable computing device coupled with a head-mounted display and sensor(s). The wearable computing device may receive sensor data indicative of a physical attribute of the user while displaying information on the head-mounted display. The wearable computing device analyzes the sensor data to detect a physiological condition of the user and, if detected, applies a mitigation strategy to mitigate the physiological condition. The detected physical condition may be a nausea condition or a seizure condition. To reduce potential risk to the user, the wearable computing device may buffer information to be displayed by the head-mounted display, analyze the display information based on risk factor rules to determine whether the display information presents a potential risk to the user, and reduce the display rate of the head-mounted display in response to the potential risk to the user. Other embodiments are described and claimed.Type: GrantFiled: August 30, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: William C. Deleeuw, Jeffrey C. Sedayao
-
Patent number: 9618603Abstract: Embodiments of a communication station and method for time-of-flight (ToF) location determination in a wireless network are generally described herein. In some embodiments, a responding communication station receives a ToF measurement request. The responding communication station transmits an acknowledgment of the ToF measurement request. The responding communication station also transmits a response to the ToF measurement request that includes an indication of a time period for an initiating communication station to poll the responding communication station for a ToF result.Type: GrantFiled: April 30, 2015Date of Patent: April 11, 2017Assignee: INTEL CORPORATIONInventors: Shani Ben-Haim, Yuval Amizur, Jonathan Segev
-
Patent number: 9619006Abstract: A method and apparatus for selectively parking routers used for routing traffic in mesh interconnects. Various router parking (RP) algorithms are disclosed, including an aggressive RP algorithm where a minimum number of routers are kept active to ensure adequate network connectivity between active nodes and/or intercommunicating nodes, leading to a maximum reduction in static power consumption, and a conservative RP algorithm that favors network latency considerations over static power consumption while also reducing power. An adaptive RP algorithm is also disclosed that implements aspects of the aggressive and conservative RP algorithms to balance power consumption and latency considerations in response to ongoing node utilization and associated traffic. The techniques may be implemented in internal network structures, such as for single chip computers, as well as external network structures, such as computing clusters and massively parallel computer architectures.Type: GrantFiled: January 10, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Ahmad Samih, Ren Wang, Christian Maciocco, Tsung-Yuan C. Tai
-
Patent number: 9619009Abstract: For one disclosed embodiment, a processor comprises a plurality of processor cores to operate at variable performance levels. One of the plurality of processor cores may operate at a performance level different than a performance level at which another one of the plurality of processor cores may operate. Logic of the processor is to monitor activity of one or more of the plurality of processor cores. Logic of the processor is to constrain power of one or more of the plurality of processor cores based at least in part on the monitored activity. Other embodiments are also disclosed.Type: GrantFiled: December 29, 2010Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Efraim Rotem, Oren Lamdan, Alon Naveh
-
Patent number: 9618824Abstract: Systems and methods may provide for an integrated miniature sensor that operates in the Terahertz region of the electromagnetic spectrum. The integrated miniature sensor may detect a remote target and operate in a non-contact, non-invasive manner. Numerous signal analysis techniques may be employed such as Doppler radar technology, absorption spectroscopy, and others when the integrated miniature sensor is used in biomedical, physiological and other settings where prolonged recording of bio-signals is needed.Type: GrantFiled: September 27, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Edris M. Mohammed, Ibrahim Ban
-
Patent number: 9618973Abstract: Methods and apparatus relating to provision and/or utilization of a mechanically embedded heating element are described. An embodiment includes a heating element which is thermally coupled to an adhesive. The adhesive bonds a first item and a second item. The heating element is capable of being heated in response to application of power and the heated heating element causes the release of a bond by the adhesive to allow for physical separation of the first item and the second item. Other embodiments are also disclosed and claimed.Type: GrantFiled: June 26, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Remi Bergmann, Erkki Nokkonen, Juha Paavola, Hannu Luoma, Kari Vallius
-
Patent number: 9619236Abstract: An apparatus is described having instruction execution logic circuitry to execute first, second, third and fourth instruction. Both the first instruction and the second instruction insert a first group of input vector elements to one of multiple first non overlapping sections of respective first and second resultant vectors. The first group has a first bit width. Each of the multiple first non overlapping sections have a same bit width as the first group. Both the third instruction and the fourth instruction insert a second group of input vector elements to one of multiple second non overlapping sections of respective third and fourth resultant vectors. The second group has a second bit width that is larger than said first bit width. Each of the multiple second non overlapping sections have a same bit width as the second group.Type: GrantFiled: December 23, 2011Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Elmoustapha Ould-Ahmed-Vall, Robert Valentine, Jesus Corbal, Bret L. Toll, Mark J. Charney, Zeev Sperber, Amit Gradstein
-
Patent number: 9618359Abstract: Various systems and methods for improving map and navigation data are described herein. An electronic navigation system for improving map and navigation data comprises a database access module to access a database of physiological information to obtain a biometric value, the biometric value associated with a location and a time; a processing module to determine whether the biometric value violates a threshold; and a display module to display a notification on a map when the threshold is violated, the map including an area around the location associated with the biometric value, and the notification displayed proximate to the location associated with the biometric value.Type: GrantFiled: September 25, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: John C. Weast, Lenitra M. Durham, Giuseppe Raffa
-
Patent number: 9619167Abstract: A data de-duplication approach leverages acceleration hardware in SSDs for performing digest computations used in de-duplication operations and support on behalf of an attached host, thereby relieving the host from the computing burden of the digest computation in de-duplication (de-dupe) processing. De-dupe processing typically involve computation and comparison of message digests (MD) and/or hash functions. Such MD functions are often also employed for cryptographic operations such as encryption and authentication. Often, SSDs include onboard hardware accelerators for MD functions associated with security features of the SSDs. However, the hardware accelerators may also be invoked for computing a message digest result and returning the result to the host, effectively offloading the burden of MD computation from the host, similar to an external hardware accelerator, but without redirecting the data since the digest computation is performed on a data stream passing through the SSD for storage.Type: GrantFiled: November 27, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Jawad B. Khan, Knut S. Grimsrud, Richard L. Coulson
-
Patent number: 9619174Abstract: Storage class memory may be used in an architecture to achieve high performance, high reliability, high compatibility. In some embodiments, reads may be handled in a conventional way used in a memory based model. However writes do not use a memory based model but instead correspond to a storage based model. The hybrid nature can be achieved by setting the storage class memory to be write protected so that all writes must go through a software based block device interface. In some embodiments, the software based block device interface prevents erroneous writes to the storage class memory.Type: GrantFiled: December 30, 2011Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Feng Chen, Michael P. Mesnier
-
Patent number: 9619226Abstract: Embodiments of systems, apparatuses, and methods for performing in a computer processor vector packed horizontal add or subtract of packed data elements in response to a single vector packed horizontal add or subtract instruction that includes a destination vector register operand, a source vector register operand, and an opcode are describes.Type: GrantFiled: December 23, 2011Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Mostafa Hagog, Elmoustapha Ould-Ahmed-Vall, Robert Valentine, Amit Gradstein, Simon Rubanovich, Zeev Sperber
-
Patent number: 9619229Abstract: In an embodiment, the present invention is directed to a processor including a decode logic to receive a multi-dimensional loop counter update instruction and to decode the multi-dimensional loop counter update instruction into at least one decoded instruction, and an execution logic to execute the at least one decoded instruction to update at least one loop counter value of a first operand associated with the multi-dimensional loop counter update instruction by a first amount. Methods to collapse loops using such instructions are also disclosed. Other embodiments are described and claimed.Type: GrantFiled: December 27, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Mikhail Plotnikov, Andrey Naraikin, Elmoustapha Ould-Ahmed-Vall
-
Patent number: 9618997Abstract: In one embodiment, the present invention includes a multicore processor with a power controller to control a frequency at which the processor operates. More specifically, the power controller can limit a maximum operating frequency of the processor to less than a configured maximum operating frequency to enable a reduction in a number of frequency transitions occurring responsive to power state events, thus avoiding the overhead of operations performed in handling such transitions. Other embodiments are described and claimed.Type: GrantFiled: December 10, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Avinash N. Ananthakrishnan, Efraim Rotem, Doron Rajwan, Eliezer Weissmann, Ryan Wells, Nadav Shulman
-
Patent number: 9619242Abstract: Methods, apparatus, systems and articles of manufacture are disclosed to initialize a platform. An example disclosed apparatus includes a boot loader manager to prevent operating system loading in response to detecting a power-on condition, a context manager to retrieve first context information associated with the platform, and a policy manager to identify a first operating system based on the first context information, the policy manager to authorize the boot loader manager to load the first operating system.Type: GrantFiled: December 23, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Hormuzd M. Khosravi, Adrian R. Pearson, Ned M. Smith, Abhilasha Bhargav-Spantzel
-
Patent number: 9619251Abstract: Systems and methods consistent with the present disclosure include techniques for dynamic system performance tuning (DSPT). Techniques for DSPT include identifying an active software application during a user session and applying an application-specific profile that defines different system-hardware operating states of a computing system to enhance the performance of the active software application.Type: GrantFiled: May 30, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Michael J. Moen, Daniel J. Ragland, Asmae Mhassni, Edward R. Hudson, Andre L. Nash
-
Patent number: 9619284Abstract: In one embodiment, a policy manager may receive operating system scheduling information, performance prediction information for at least one future quantum, and current processor utilization information, and determine a performance prediction for a future quantum and whether to cause a switch between asymmetric cores of a multicore processor based at least in part on this received information. Other embodiments are described and claimed.Type: GrantFiled: October 4, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventor: Premanand Sakarda
-
Patent number: 9619309Abstract: A method of an aspect includes determining a different operational configuration for each of a plurality of different maximum failure rates. Each of the different maximum failure rates corresponds to a different task of a plurality of tasks. The method also includes enforcing a plurality of logic each executing a different task of the plurality of tasks to operate according to the different corresponding determined operational configuration. Other methods, apparatus, and systems are also disclosed.Type: GrantFiled: December 28, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Enric H. Abellanas, Xavier Vera, Nicholas Axelos, Javier C. Casado, Tanausu Ramirez, Daniel Sanchez Pedreño
-
Patent number: 9619313Abstract: Memory corruption detection technologies are described. A processing system can include a processor core including a register to store an address of a memory corruption detection (MCD) table. The processor core can receive, from an application, a memory store request to store data in a first portion of a contiguous memory block of the memory object of a memory. The memory store request comprises a first pointer indicating a first location of the first portion in the memory block to store the data. The processor core can retrieve, from the MCD table, a write protection indicator that indicates a first protection mode of the first portion. The processor core can send, to the application, a fault message when a fault event associated with the first portion occurs based on the first protection mode of the first portion.Type: GrantFiled: June 19, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Tomer Stark, Ron Gabor, Ady Tal, Joseph Nuzman
-
Patent number: 9619316Abstract: Systems, methods, and apparatuses are directed to optimizing turnaround timing of successive transactions between a host and a memory device. The host includes framing logic that generates a write frame that includes a plurality of data bits and an error bit checksum that is appended at the end of the data bits. The host further includes a bus infrastructure configured to accommodate the transfer of the write frame to the memory device and logic that defines the turnaround time to begin at a time instant that immediately follows the transfer of the data bits of the write frame. The turnaround time measures the time delay at which a succeeding write frame is to be transferred. In this manner, the turnaround time is optimized to enable the earlier initiation of successive data operations, thereby reducing the overall latency of successive back-to-back transactions.Type: GrantFiled: March 26, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventor: Kuljit Singh Bains
-
Patent number: 9619318Abstract: A memory circuit is described comprising a plurality of memory elements, wherein each memory element is configured to store one data element of a plurality of data elements, an error correction information memory configured to store joint error correction information of the plurality of data elements, for each memory element, an error detection information memory storing error detection information for the data element stored in the memory element and a memory access circuit configured to, for an access to a memory element of the plurality of memory elements, check whether the error detection information for the data element stored in the memory element indicates an error of the data element stored in the memory element and, depending on whether the error detection information for the data element stored in the memory element indicates an error of the data element stored in the memory element, to process the error correction information for the access.Type: GrantFiled: February 22, 2013Date of Patent: April 11, 2017Assignee: INTEL DEUTSCHLAND GMBHInventors: Andreas Leininger, Michael Richter, Stefan Franz
-
Patent number: 9619324Abstract: Apparatus, systems, and methods for error correction in memory are described. In one embodiment, a memory controller comprises logic to receive a read request for data stored in a memory, retrieve the data and at least one associated error correction codeword, wherein the data and an associated error correction codeword is distributed across a plurality of memory devices in memory, apply a first error correction routine to decode the error correction codeword retrieved with the data and in response to an uncorrectable error in the error correction codeword, apply a second error correction routine to the plurality of devices in memory. Other embodiments are also disclosed and claimed.Type: GrantFiled: September 27, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Zion S. Kwok, Ravi H. Motwani, Kiran Pangal, Prashant S. Damle
-
Patent number: 9619382Abstract: Methods for read request bypassing a last level cache which interfaces with an external fabric are disclosed. A method includes identifying a read request for a read transaction, generating a phantom read transaction identifier for the read transaction and forwarding the read transaction with the phantom read transaction identifier beyond a last level cache before detection of a hit or miss with respect to the read transaction. The phantom read transaction identifier acts as a pointer to a real read transaction identifier.Type: GrantFiled: August 19, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventor: Karthikeyan Avudaiyappan
-
Patent number: 9619855Abstract: Systems, apparatus and methods are described including distributing batches of geometric objects to a multi-core system, at each processor core, performing vertex processing and geometry setup processing on the corresponding batch of geometric objects, storing the vertex processing results shared memory accessible to all of the cores, and storing the geometry setup processing results in local storage. Each particular core may then perform rasterization using geometry setup results obtained from local storage within the particular core and from local storage of at least one of the other processor cores.Type: GrantFiled: November 18, 2011Date of Patent: April 11, 2017Assignee: INTEL CORPORATIONInventors: Peter L. Doyle, Jeffery S. Boles, Arthur D. Hunter Jr., Altug Koker, Aditya Navale
-
Patent number: 9619859Abstract: An apparatus may include a memory to store a set of triangle vertices in a triangle, a processor circuit coupled to the memory and a cache to cache a set of triangle vertex indices corresponding to triangle vertices most recently transmitted through a graphics pipeline. The apparatus may also include an autostrip vertex processing component operative on the processor circuit to receive from the memory the set of triangle vertices, compare an index for each vertex of the set of triangle vertices to determine matches to the set of cached triangle vertex indices, and shift a single vertex index into the cache, the single vertex index corresponding to a vertex miss in which a given vertex of the set of triangle vertices does not match any vertex index of the set of cached triangle vertex indices when exactly two matches to the set of cached triangle vertex indices are found.Type: GrantFiled: June 16, 2015Date of Patent: April 11, 2017Assignee: INTEL CORPORATIONInventors: Peter L. Doyle, Thomas A. Piazza
-
Patent number: 9619396Abstract: A memory controller receives a memory invalidation request that references a line of far memory in a two level system memory topology with far memory and near memory, identifies an address of the near memory corresponding to the line, and reads data at the address to determine whether a copy of the line is in the near memory. Data of the address is to be flushed to the far memory if the data includes a copy of another line of the far memory and the copy of the other line is dirty. A completion is sent for the memory invalidation request to indicate that a coherence agent is granted exclusive access to the line. With exclusive access, the line is to be modified to generate a modified version of the line and the address of the near memory is to be overwritten with the modified version of the line.Type: GrantFiled: March 27, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Robert G. Blankenship, Jeffrey D. Chamberlain, Yen-Cheng Liu, Vedaraman Geetha
-
Patent number: 9617148Abstract: Integration of sensor chips with integrated circuit (IC) chips. At least a first sensor chip including a first sensor is affixed to a first side of an interposer to hermetically seal the first sensor within a first cavity. An IC chip is affixed to a second side of the interposer opposite the first sensor, the IC chip is electrically coupled to the first sensor by a through via in the interposer. In embodiments, the first sensor includes a MEMS device and the IC chip comprises a circuit to amplify a signal from the MEMS device. The interposer may be made of glass, with the first sensor chip and the IC chip flip-chip bonded to the interposer by compression or solder. Lateral interconnect traces provide I/O between the devices on the interposer and/or a PCB upon which the interpose is affixed.Type: GrantFiled: June 8, 2016Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Qing Ma, Johanna M. Swan, Min Tao, Charles A. Gealer, Edward T. Zarbock
-
Patent number: 9619412Abstract: In one embodiment, a processor includes an access logic to determine whether an access request from a virtual machine is to a device access page associated with a device of the processor and if so, to re-map the access request to a virtual device page in a system memory associated with the VM, based at least in part on information stored in a control register of the processor. Other embodiments are described and claimed.Type: GrantFiled: August 14, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Vedvyas Shanbhogue, Stephen J. Robinson
-
Patent number: 9619408Abstract: A semiconductor chip comprising memory controller circuitry having interface circuitry to couple to a memory channel. The memory controller includes first logic circuitry to implement a first memory channel protocol on the memory channel. The first memory channel protocol is specific to a first volatile system memory technology. The interface also includes second logic circuitry to implement a second memory channel protocol on the memory channel. The second memory channel protocol is specific to a second non volatile system memory technology. The second memory channel protocol is a transactional protocol.Type: GrantFiled: March 25, 2016Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Bill Nale, Raj K. Ramanujan, Muthukumar P. Swaminathan, Tessil Thomas, Taarinya Polepeddi
-
Patent number: 9619411Abstract: Techniques for polling an input/output (I/O) device are described herein. The techniques include polling a device for data from the I/O device, and receiving the data from the I/O device at the host device as a result of the polling. The techniques include determining whether the data received is the same as data received at a previous polling of the I/O device. Upon determining the data received is the same, the techniques include decreasing the polling rate if the data is the same, and if it is not the same. Upon determining the data is not the same, the techniques include increasing the polling rate if the data is not the same.Type: GrantFiled: May 27, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Kyungtae Han, Paul Diefenbaugh, Sarah Sharp
-
Patent number: 9619671Abstract: A platform including a security system is described. The security system comprises, in one embodiment, a multi-state system having a plurality of modes, available whenever the platform has a source of power. The modes comprise an unarmed mode, in which the security system is not protecting the platform, an armed mode, in which the platform is protected, the armed mode reached from the unarmed mode, after an arming command, and a suspecting mode, in which the platform is suspecting theft, the suspecting mode reached from the armed mode, when a risk behavior is detected.Type: GrantFiled: December 22, 2011Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Michael Berger, Mukesh Kataria, Jeffrey M. Tripp, Yasser Rasheed, David Birnbaum, Hung P. Huynh, Eli Kupermann, Mazen G. Gedeon, Joshua M. Resch
-
Patent number: 9619416Abstract: Component apparatuses with inter-component communication capabilities, and system having such component apparatuses are disclosed herein. In embodiments, such a component may include a number of control pins including a clock pin, a number of data pins, and a logic unit. The logic unit may be configured to receive a clock signal from another component through the clock pin, to provide an alert signal to the other component through a selected one of the control and data pins to initiate a transaction with the other component, to receive in response to the alert signal from the other component through the data pins a status request to determine nature of the transaction, and to provide in response to the status request to the other component through the data pins a status to indicate the nature of the transaction. The provision of the alert signal, the receipt of the status request and the provision of the status may be in reference to the clock signal. Other embodiments may be disclosed or claimed.Type: GrantFiled: March 25, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Mikal C. Hunsaker, Su Wei Lim, Ricardo E. James
-
Patent number: 9622180Abstract: Systems and methods for regulating alerts in a wearable device are disclosed. The alerts may be generated from a mobile device or a wearable device communicatively coupled to the mobile device. The system may include an alert storage module that receives alerts of various types, and generate a plurality of alert heaps each including respective one or more alerts. The system may determine for an alert a respective cost value associated with issuing a notification of the alert. The alert heaps may be merged to produce a cost-biased leftist heap including prioritized alerts based on the cost values of the alerts. The system may generate a queue of notification commands based on the prioritized alerts, and transmit the commands to the wearable device.Type: GrantFiled: December 23, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Fai Yeung, Fu Zhou, Miril Chheda
-
Patent number: 9619628Abstract: Systems and methods may provide for securely transferring data from a flash component. In one example, the method may include receiving a download request from an embedded controller chip, obtaining information from the flash component in response to the download request, and transferring the information to the embedded controller chip.Type: GrantFiled: September 28, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Hung Huynh, Nitin Sarangdhar, Mikal Hunsaker
-
Patent number: 9620847Abstract: A high performance antenna incorporated on a microelectronic substrate by forming low-loss dielectric material structures in the microelectronic substrates and forming the antenna on the low-loss dielectric material structures. The low-loss dielectric material structures may be fabricated by forming a cavity in a build-up layer of the microelectronic substrate and filling the cavity with a low-loss dielectric material.Type: GrantFiled: March 26, 2012Date of Patent: April 11, 2017Assignee: Intel CorporationInventor: Telesphor Kamgaing
-
Patent number: 9619672Abstract: A processor capable of secure execution. The processor contains an execution unit and secure partition logic that secures a partition in memory. The processor also contains cryptographic logic coupled to the execution unit that encrypts and decrypts secure data and code.Type: GrantFiled: December 24, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventor: Millind Mittal
-
Patent number: 9619898Abstract: A method includes computing an anisotropic filter with a major-axis and a minor-axis for a pixel to be displayed on screen-space, wherein the anisotropic filter is to be applied to corresponding MIPs on a texture map. Additionally, the method includes varying the length of the major-axis of the anisotropic filter based on the angle of the major-axis of anisotropy with respect to the screen space. Further, the method includes determining a number of texels from the texture map that are to be sampled in the anisotropic filter based on the length of the modified major-axis. The color of the pixel may be determined based on the texels sampled in the anisotropic filter.Type: GrantFiled: December 28, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Prosun Chatterjee, Larry Seiler, Steven Spangler
-
Patent number: 9620116Abstract: Systems and methods may provide for determining a sound vibration condition of an ambient environment of a wearable device and determining a motion condition of the wearable device. In addition, one or more automated voice operations may be performed based at least in part on the sound vibration condition and the motion condition. In one example, two or more signals corresponding to the sound vibration condition and the motion condition may be combined.Type: GrantFiled: December 24, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Saurabh Dadu, Lakshman Krishnamurthy, Saurin Shah, Francis M. Tharappel, Swarnendu Kar
-
Patent number: 9620188Abstract: An apparatus is described having a select line and an interconnect with Spin Hall Effect (SHE) material. The interconnect is coupled to a write bit line. A transistor is coupled to the select line and the interconnect. The transistor is controllable by a word line. The apparatus also includes an MTJ device having a free magnetic layer coupled to the interconnect.Type: GrantFiled: June 21, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Sasikanth Manipatruni, Dmitri Nikonov, Ian Young
-
Patent number: 9620088Abstract: Technologies for low-power display refresh standby include a computing device with a display such as an LCD panel. The computing device may include a system-on-a-chip (SoC) with a processor, I/O subsystem, display controller, and memory. When the computing device determines that a display image is static, the computing device enters a low-power display refresh standby mode, powering down unneeded components of the SoC such as processor cores, peripheral devices, and memory other than a dedicated display buffer. The display controller may access the dedicated display buffer via the I/O subsystem and output the image to the display. The computing device may power down the I/O subsystem and the dedicated display buffer when a display controller FIFO is full of image data, and periodically power on the I/O subsystem and display buffer to fill the display controller FIFO. Other embodiments are described and claimed.Type: GrantFiled: March 11, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Vasudev Bibikar, Rajesh Poornachandran, Ajaya V. Durg, Arpit Shah, Anil K. Sabbavarapu, Nabil F. Kerkiz, Quang T. Le, Ryan R. Pinto, Moorthy Rajesh, James A. Bish, Ranjani Sridharan
-
Patent number: 9620229Abstract: An integrated circuit includes a memory array, a wordline circuit, divided into at least two subcircuits, to control the memory array, and a bitline circuit, divided into at least two subcircuits, to control the memory array. The wordline subcircuits and the bitline subcircuits at least partially overlap separate respective regions of the memory array.Type: GrantFiled: October 29, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Mark Helm, Jung Sheng Hoei, Aaron Yip, Dzung Nguyen
-
Patent number: 9620296Abstract: In one embodiment of the invention, a low frequency converter is described that includes a first electrochemical capacitor to charge to an input voltage and a second electrochemical capacitor that is coupled to the first electrochemical capacitor. The second electrochemical capacitor is associated with an output voltage of the low frequency converter. Each electrochemical capacitor may have a capacitance of at least one millifarad (mF) and a switching frequency that is less than one kilohertz.Type: GrantFiled: March 29, 2013Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Donald S. Gardner, Pavan Kumar
-
Patent number: D783603Type: GrantFiled: June 29, 2015Date of Patent: April 11, 2017Assignee: Intel CorporationInventors: Douglas Satzger, David M. Collins, Gadi Amit, Yoshikazu Hoshino, Maura Hoven, Jinwoo Kim, Luke D. Mastrangelo, Kebei Li
-
Patent number: D783625Type: GrantFiled: December 27, 2014Date of Patent: April 11, 2017Assignee: Intel CorporationInventor: James M. Okuley